以下是 EP2A15芯片的主要特征:
Programmable logic device (PLD) manufactured using a 0.15-µm all-layer copper-metal fabrication process (up to eight layers of metal)
– 1-gigabit per second (Gbps) True-LVDS
TM
, LVPECL, pseudo
current mode logic (PCML), and HyperTransport
TM
interface
– Clock-data synchronization (CDS) in True-LVDS interface to
correct any fixed clock-to-data skew
– Enables common networking and communications bus I/O
standards such as RapidIO
TM
, CSIX, Utopia IV, and POS-PHY
Level 4
– Support for high-speed external memory interfaces, including
zero bus turnaround (ZBT), quad data rate (QDR), and double
data rate (DDR) static RAM (SRAM), and single data rate (SDR)
and DDR synchronous dynamic RAM (SDRAM)
–30%to 40%faster design performance than APEX
TM
20KE
devices on average
– Enhanced 4,096-bit embedded system blocks (ESBs)
implementing first-in first-out (FIFO) buffers, Dual-Port+ RAM
(bidirectional dual-port RAM), and content-addressable
memory (CAM)
– High-performance, low-power copper interconnect
– Fast parallel byte-wide synchronous device configuration
– Look-up table (LUT) logic available for register-intensive
functions
■ High-density architecture
– 1,900,000 to 5,250,000 maximum system gates (see Table 1)
– Up to 67,200 logic elements (LEs)
– Up to 1,146,880 RAM bits that can be used without reducing
available logic
■ Low-power operation design
– 1.5-V supply voltage
– Copper interconnect reduces power consumption
– MultiVolt
TM
I/O support for 1.5-V, 1.8-V, 2.5-V, and 3.3-V
interfaces
– ESBs offer programmable power-saving mode
猜你喜欢
- 2023-02-22ESP32烧录故障分析与解决方案
- 2023-02-11ADS1274IPAPT数模转换器的概述
- 2023-02-11热耦合技术介绍
- 2022-09-302022年国庆节放假通知-开云电脑版官网入口网页
- 2022-06-022022年端午节放假通知——开云电脑版官网入口网页
- 2022-02-09关于射频芯片的功能介绍和一般应用领域
- 2022-01-242022年春节放假通知——开云电脑版官网入口网页
- 2021-12-302022年元旦放假通知——开云电脑版官网入口网页
- 2021-08-11关于芯片程序保护或常规加密方式推荐
- 2021-06-16常规呼吸机基本结构说明